Silicon Valley/Bay Area position
Eliyan Corporation is leading the chiplet revolution, focusing on a fundamental challenge with scaling semiconductor performance, size, power, and cost to meet the needs of high-performance computing applications, from desktop to datacenter. It has developed a breakthrough method to enable the industry’s highest performing interconnect for homogenous and heterogenous multi-die architectures using standard packaging substrates, enabling increased sustainability through reduction in costs, manufacturing waste and power consumption. The company’s Bunch of Wires (BoW) technique, invented by founder, Ramin Farjadrad, and proven to increase performance by 2x and reduce power in half in advanced process technologies, provides a more efficient approach to developing chiplet-based architectures - which are the pathway to the continued scaling of Moore’s Law.
Join the leading chiplet startup! As an Eliyan Digital Verification Engineer, you will be working at a fast
paced early stage startup creating technologies that fuel tomorrow’s chiplet based systems with best-in-class power, area, manufacturability, and design flexibility. You will be responsible for ensuring the correctness of new grounds up silicon designs. You will work with a cross-functional team of industry experts that operate from first principles, innovate and push the envelope to create high-volume and high-performance manufacturable products. We offer a fun work environment with excellent benefits.
Key Responsibilities:
● Verification of Analog Mixed Signal designs
● Defining and executing test plans for new designs
● Authoring test benches, for digital and mixed-signal circuits
● Creating assertions and checkers, stimulus, and coverage metrics
● Establishing coverage metrics and improving coverage
● Work with RTL and Analog designers to understand the design and how to exercise it.
Minimum Qualifications:
● Expertise in UVM and SystemVerilog
● Experience with test plan development and execution
● Experience with assertions, system-level tests, and full-chip testing
● Knowledge of C++ and scripting languages
● BS EE or equivalent, with 5 years of experience
Ideal Qualifications:
● Knowledge of UPF and power-aware design a plus
● Previous tapeout of design where mixed signal verification was a key focus
● Understanding of analog/mixed-signal blocks such as PLLs, DLLs, ADCs/DACs, Serdes, LDOs
● Experience with Verilog real number modeling (RNM) or Verilog AMS modeling
● MS/PhD EE or equivalent, with 7 years of experience
Eliyan Corporation is leading the chiplet revolution, focusing on a fundamental challenge with scaling semiconductor performance, size, power, and cost to meet the needs of high-performance computing applications, from desktop to datacenter. It has developed a breakthrough method to enable the industry’s highest performing interconnect for homogenous and heterogenous multi-die architectures using standard packaging substrates, enabling increased sustainability through reduction in costs, manufacturing waste and power consumption. The company’s Bunch of Wires (BoW) technique, invented by founder, Ramin Farjadrad, and proven to increase performance by 2x and reduce power in half in advanced process technologies, provides a more efficient approach to developing chiplet-based architectures - which are the pathway to the continued scaling of Moore’s Law.
Join the leading chiplet startup! As an Eliyan Digital Verification Engineer, you will be working at a fast
paced early stage startup creating technologies that fuel tomorrow’s chiplet based systems with best-in-class power, area, manufacturability, and design flexibility. You will be responsible for ensuring the correctness of new grounds up silicon designs. You will work with a cross-functional team of industry experts that operate from first principles, innovate and push the envelope to create high-volume and high-performance manufacturable products. We offer a fun work environment with excellent benefits.
Key Responsibilities:
● Verification of Analog Mixed Signal designs
● Defining and executing test plans for new designs
● Authoring test benches, for digital and mixed-signal circuits
● Creating assertions and checkers, stimulus, and coverage metrics
● Establishing coverage metrics and improving coverage
● Work with RTL and Analog designers to understand the design and how to exercise it.
Minimum Qualifications:
● Expertise in UVM and SystemVerilog
● Experience with test plan development and execution
● Experience with assertions, system-level tests, and full-chip testing
● Knowledge of C++ and scripting languages
● BS EE or equivalent, with 5 years of experience
Ideal Qualifications:
● Knowledge of UPF and power-aware design a plus
● Previous tapeout of design where mixed signal verification was a key focus
● Understanding of analog/mixed-signal blocks such as PLLs, DLLs, ADCs/DACs, Serdes, LDOs
● Experience with Verilog real number modeling (RNM) or Verilog AMS modeling
● MS/PhD EE or equivalent, with 7 years of experience
